# Kogge-Stone Adder: Working and Algorithm

#### Introduction

The Kogge-Stone adder is a parallel prefix adder that performs binary addition with logarithmic depth, making it one of the fastest adder architectures available. It trades area for speed by using more hardware to achieve minimal delay, making it ideal for high-performance computing applications.

## **Working Principle**

The Kogge-Stone adder is based on the parallel prefix computation of carry signals. Instead of waiting for carries to ripple through sequentially like in a ripple carry adder, it computes all carries in parallel using a tree-like structure.

#### **Key Concepts**

Generate (G): Gi = Ai · Bi

- Position i generates a carry regardless of the input carry
- This occurs when both input bits are 1

Propagate (P): Pi = Ai ⊕ Bi

- Position i propagates a carry from the previous position
- This occurs when exactly one input bit is 1

Carry: Ci = Gi + Pi · Ci-1

The carry output depends on either generating a carry or propagating the previous carry

The adder computes carry signals by combining generate and propagate signals across different spans using the parallel prefix operation.

## **Algorithm**

The Kogge-Stone algorithm operates in three main phases:

#### **Phase 1: Initialization**

For each bit position i (from 0 to n-1):

- Calculate initial Generate: G[i,i] = Ai · Bi
- Calculate initial Propagate: P[i,i] = Ai ⊕ Bi

This creates the base level of the prefix tree with individual bit positions.

#### **Phase 2: Parallel Prefix Computation**

For each level k from 1 to  $\lceil \log_2(n) \rceil$ : For each position i where the operation is applicable: - G[i,j]  $= G[i,k] + P[i,k] \cdot G[k-1,j] - P[i,j] = P[i,k] \cdot P[k-1,j]$ 

This creates a tree structure where:

- Each level doubles the span of the prefix computation
- Level k can look back 2<sup>k</sup> positions
- The tree has logarithmic depth

#### **Phase 3: Sum Generation**

For each bit position i:

- Sum Si = Pi ⊕ Ci-1
- Where Ci-1 is derived from the computed G and P values
- C-1 = 0 (no initial carry input)

## **Detailed Algorithm Steps for n-bit Addition**

## **Step 1: Input Processing**

- Take two n-bit numbers A = (An-1, An-2, ..., A1, A0) and B = (Bn-1, Bn-2, ..., B1, B0)
- Initialize carry input C-1 = 0

#### **Step 2: Initial G and P Computation**

```
For i = 0 to n-1:
  G[0][i] = Ai AND Bi
  P[0][i] = Ai XOR Bi
```

## **Step 3: Tree Construction**

```
levels = ceil(log2(n))
For level = 1 to levels:
  step = 2^level
  For i = \text{step-1} to n-1:
```

```
\begin{split} &\text{if (i-step/2)} >= 0: \\ &\text{G[level][i]} = \text{G[level-1][i] OR (P[level-1][i] AND G[level-1][i-step/2])} \\ &\text{P[level][i]} = \text{P[level-1][i] AND P[level-1][i-step/2]} \end{split}
```

#### **Step 4: Carry Extraction**

```
For i = 0 to n-1:

if i == 0:

Ci-1 = 0

else:

Ci-1 = G[final_level][i-1]
```

#### **Step 5: Sum Calculation**

```
For i = 0 to n-1:
Si = P[0][i] XOR Ci-1
```

## **Example: 4-bit Kogge-Stone Adder**

Let's trace through a 4-bit addition: A = 1011, B = 0110

#### **Step 1: Initialize**

• A = [1,0,1,1], B = [0,1,1,0]

## Step 2: Compute Initial G and P

- G[0] = [0,0,1,0] (A AND B for each position)
- P[0] = [1,1,0,1] (A XOR B for each position)

## Step 3: Build Tree (2 levels for 4-bit)

#### Level 1:

- G[1][1] = G[0][1] OR (P[0][1] AND G[0][0]) = 0 OR (1 AND 0) = 0
- P[1][1] = P[0][1] AND P[0][0] = 1 AND 1 = 1
- G[1][2] = G[0][2] OR (P[0][2] AND G[0][1]) = 1 OR (0 AND 0) = 1
- P[1][2] = P[0][2] AND P[0][1] = 0 AND 1 = 0

#### Level 2:

• G[2][3] = G[1][3] OR (P[1][3] AND G[1][1]) = 0 OR (1 AND 0) = 0

P[2][3] = P[1][3] AND P[1][1] = 1 AND 1 = 1

#### Step 4: Generate Sum

- S0 = P[0][0] XOR 0 = 1 XOR 0 = 1
- S1 = P[0][1] XOR G[0][0] = 1 XOR 0 = 1
- S2 = P[0][2] XOR G[1][1] = 0 XOR 0 = 0
- S3 = P[0][3] XOR G[2][2] = 1 XOR 1 = 0

Result: Sum = 0011, Carry\_out = G[2][3] = 1

## **Characteristics and Complexity**

#### **Advantages**

- Logarithmic Delay: O(log n) propagation delay
- Regular Structure: Suitable for VLSI implementation
- Predictable Timing: No variable-length carry chains
- **High Speed**: Fastest among practical adder architectures
- Scalable: Performance scales well with bit width

#### **Disadvantages**

- High Area Cost: O(n log n) gates required
- Power Consumption: Significant due to large number of gates
- Complex Routing: Irregular connections increase layout complexity
- Cost: More expensive than simpler adder architectures

#### **Complexity Analysis**

- Time Complexity: O(log n)
- Space Complexity: O(n log n)
- Gate Count: Approximately 2n log₂n gates
- Levels: \[ \log\_2 n \] \text{ levels in the prefix tree}

## **Applications**

The Kogge-Stone adder is particularly valuable in:

- **High-Performance Processors**: Where addition speed is critical
- Arithmetic Logic Units (ALUs): For fast integer operations
- Floating-Point Units: For mantissa addition in FP operations
- Digital Signal Processing: Where throughput is important

- Cryptographic Hardware: For modular arithmetic operations
- Graphics Processing Units: For parallel arithmetic operations

## **Implementation Considerations**

#### **Hardware Implementation**

- Use of regular cell structures for easier layout
- Careful consideration of wire delays in deep submicron technologies
- Power optimization through clock gating and voltage scaling
- Pipeline register insertion for higher frequency operation

#### **Design Trade-offs**

- Area vs. Speed: Kogge-Stone maximizes speed at the cost of area
- Power vs. Performance: Higher transistor count leads to increased power
- Regularity vs. Optimality: Some optimization possible but reduces regularity

## Conclusion

The Kogge-Stone adder represents an optimal solution for applications requiring the fastest possible binary addition. While it consumes more area and power compared to simpler adders, its logarithmic delay makes it indispensable in high-performance computing systems where addition speed is the primary constraint. The regular tree structure and predictable timing characteristics make it a popular choice in modern processor designs despite the increased hardware complexity.

# **Verilog Code**

```
1 
module kogge_stone_4bit (
 2 🖯
       input [3:0] a, // 4-bit input A
 3
        input [3:0] b,
                            // 4-bit input B
 4
                    cin, // Carry input
       input
 5
        output [3:0] sum,
                           // 4-bit sum output
 6
                    cout // Carry output
        output
7
   );
 8
9 / // Internal signals for Generate and Propagate
10 wire [3:0] g0, p0; // Level 0 (initial G and P)
   wire [3:0] g1, p1;
                           // Level 1
11
12 wire [3:0] g2, p2; // Level 2
13
   wire [3:0] c;
                           // Carry signals
14
15 / // Level 0: Initial Generate and Propagate computation
16 assign q0[0] = a[0] & b[0];
17
    assign g0[1] = a[1] & b[1];
18 | assign g0[2] = a[2] & b[2];
19 \(\hat{\rho}\) assign g0[3] = a[3] & b[3];
20
21
   assign p0[0] = a[0] ^ b[0];
22 | assign p0[1] = a[1] ^ b[1];
23 | assign p0[2] = a[2] ^ b[2];
24 | assign p0[3] = a[3] ^ b[3];
25
26 // Level 1: Span of 2
27
   // Position 0: No change (base case)
    assign g1[0] = g0[0];
28
29
    assign p1[0] = p0[0];
30
31
    // Position 1: Look back 1 position
32
    assign g1[1] = g0[1] | (p0[1] & g0[0]);
33
   assign p1[1] = p0[1] & p0[0];
34
35 / // Position 2: Look back 1 position
   assign g1[2] = g0[2] | (p0[2] & g0[1]);
37
   assign p1[2] = p0[2] & p0[1];
39
   // Position 3: Look back 1 position
40
   assign g1[3] = g0[3] | (p0[3] & g0[2]);
41
   assign p1[3] = p0[3] & p0[2];
42
43 | // Level 2: Span of 4
44
    // Position 0,1: No change
45 assign g2[0] = g1[0];
46 | assign q2[1] = q1[1];
```

```
47 | assign p2[0] = p1[0];
    assign p2[1] = p1[1];
48
49
50
    // Position 2: Look back 2 positions
51
    assign g2[2] = g1[2] | (p1[2] & g1[0]);
52
    assign p2[2] = p1[2] & p1[0];
53
54
    // Position 3: Look back 2 positions
55
    assign g2[3] = g1[3] | (p1[3] & g1[1]);
56
    assign p2[3] = p1[3] & p1[1];
57
    // Carry computation
58
    assign c[0] = cin;
59
60 | assign c[1] = g2[0] | (p2[0] & cin);
    assign c[2] = g2[1] | (p2[1] & cin);
61
62
    assign c[3] = g2[2] | (p2[2] & cin);
63
    assign cout = g2[3] | (p2[3] & cin);
64
65
    // Sum computation
66 | assign sum[0] = p0[0] ^ c[0];
67
   assign sum[1] = p0[1] ^ c[1];
    assign sum[2] = p0[2] ^ c[2];
68
    assign sum[3] = p0[3] ^ c[3];
69
70
71 🖨 endmodule
```

## **Testbench**

```
1 timescale 1ns / 1ps
3   module kogge_stone_adder_tb;
      reg [3:0] A, B;
      reg cin;
      wire [3:0] sum;
8
      wire cout;
9
      // Instantiate the Unit Under Test (UUT)
10
11
      kogge_stone_adder_4bit uut (
         .A(A),
12
13
          .B(B),
14
          .cin(cin),
15
          .sum(sum),
16
          .cout (cout)
17 ¦
      );
18
19 🖨
      initial begin
20
          $monitor("A=%b, B=%b, cin=%b => sum=%b, cout=%b", A, B, cin, sum, cout);
21
        A = 4'b0000; B = 4'b0000; cin = 0; $10;
22
23
          A = 4'b0011; B = 4'b0101; cin = 0; #10;
         A = 4'b1010; B = 4'b1100; cin = 1; #10;
24
25
         A = 4'b1111; B = 4'b1111; cin = 0; #10;
         A = 4'b1001; B = 4'b0110; cin = 1; #10;
26
27
28
          #10 $finish;
29 🖨
       end
30 :
31 endmodule
32 module tb_kogge_stone_adder;
33
34
         reg clk;
35
        reg rst;
        reg [3:0] a_in;
36
37
         reg [3:0] b_in;
38
         reg cin_in;
39
        wire [3:0] sum_out;
40
         wire cout_out;
41
          // Instantiate the top module
42
43
        kogge_stone_top uut (
             .clk(clk),
44
              .rst(rst),
              .a_in(a_in),
46
47
             .b_in(b_in),
48
              .cin_in(cin_in),
              .sum_out(sum_out),
49
50
              .cout_out(cout_out)
51
          ) ;
52
          // Clock generation
53
54 👨
          initial begin
55
          clk = 0;
56
              forever #5 clk = ~clk; // 10ns period
57 🖨
         end
          // Test stimulus
59
60 Ö
          initial begin
61
              $dumpfile("kogge_stone_adder.vcd");
62
              $dumpvars(0, tb_kogge_stone_adder);
```

```
// Initialize
 64
 65
            rst = 1;
            a_in = 4'b0000;
 66
            b in = 4'b0000;
 67
            cin_in = 1'b0;
 68
 69
 70
             // Reset
 71
            #10;
 72
            rst = 0;
 73
            #10;
 74
 75
             // Test cases
 76
             $display("Starting Kogge-Stone Adder Tests");
 77
            $display("Time\tA\tB\tCin\tSum\tCout\tExpected");
 78
 79
            // Test case 1: 0 + 0 + 0 = 0
            a_in = 4'b0000; b_in = 4'b0000; cin_in = 1'b0;
 80
 81
             #20:
 82
            $display("%0t\t%b\t%b\t%b\t%b\t%b\t%b\t%b\t%d", $time, a_in, b_in, cin_in, sum_out, cout_out, a_in + b_in + cin_in);
 83
            // Test case 2: 1 + 1 + 0 = 2
 84
            a_in = 4'b0001; b_in = 4'b0001; cin_in = 1'b0;
 85
 86
             #20·
 87
             $display("%0t\t%b\t%b\t%b\t%b\t%b\t%b\t%b\t%d", $time, a_in, b_in, cin_in, sum_out, cout_out, a_in + b_in + cin_in);
 88
 89
             // Test case 3: 5 + 3 + 1 = 9
            a_in = 4'b0101; b_in = 4'b0011; cin_in = 1'b1;
 90
 91
             #20:
 92
            $display("%0t\t%b\t%b\t%b\t%b\t%b\t%b\t%b\t%d", $time, a_in, b_in, cin_in, sum_out, cout_out, a_in + b_in + cin_in);
 93
 95
            a_in = 4'b0111; b_in = 4'b1000; cin_in = 1'b0;
96
            #20;
97
            98
            // Test case 5: 15 + 15 + 1 = 31 (overflow case)
 99
            a_in = 4'b1111; b_in = 4'b1111; cin_in = 1'b1;
100
            #20;
101
            $display("%0t\t%b\t%b\t%b\t%b\t%b\t%d", $time, a_in, b_in, cin_in, sum_out, cout_out, a_in + b_in + cin_in);
            // Test case 6: 9 + 6 + 0 = 15
103
            a_in = 4'b1001; b_in = 4'b0110; cin_in = 1'b0;
104
            #20;
            105
106
            // Test case 7: 12 + 4 + 1 = 17 (overflow)
            a_in = 4'b1100; b_in = 4'b0100; cin_in = 1'b1;
108
            #20;
109
            $display("%0t\t%b\t%b\t%b\t%b\t%b\t%b\t%b\t%d", $time, a_in, b_in, cin_in, sum_out, cout_out, a_in + b_in + cin_in);
110
            // Test case 8: 0 + 15 + 1 = 16 (overflow)
            a_in = 4'b0000; b_in = 4'b1111; cin_in = 1'b1;
112
            #20;
113
            $display("%0t\t%b\t%b\t%b\t%b\t%b\t%d", $time, a_in, b_in, cin_in, sum_out, cout_out, a_in + b_in + cin_in);
114
115
            $display("Test completed");
116
            #20;
117
            $finish;
118 🖨
119
           // Monitor changes
         initial begin
121
            $monitor("At time %t: A=%b B=%b Cin=%b -> Sum=%b Cout=%b",
122
                    $time, a_in, b_in, cin_in, sum_out, cout_out);
123 🖨
         end
124
125 endmodule
```

# **Top Module**

```
1 module kogge_stone_top (
 2
         input wire clk,
 3
         input wire rst,
         input wire [3:0] a in,
 4
         input wire [3:0] b_in,
         input wire cin in,
 7
         output wire [3:0] sum out,
 8
         output wire cout_out
 9
    );
10
11
         // Input registers
12
         wire [3:0] a reg, b reg;
13
         wire cin_reg;
14
15
         // Output registers
16
         reg [3:0] sum reg;
17
         reg cout_reg;
18
19
         // Input D Flip-Flops
20
         dff dff_a0 (.clk(clk), .rst(rst), .d(a_in[0]), .q(a_reg[0]));
         dff dff_a1 (.clk(clk), .rst(rst), .d(a_in[1]), .q(a_reg[1]));
21
22
         dff dff_a2 (.clk(clk), .rst(rst), .d(a_in[2]), .q(a_reg[2]));
23
         dff dff_a3 (.clk(clk), .rst(rst), .d(a_in[3]), .q(a_reg[3]));
24
         dff dff b0 (.clk(clk), .rst(rst), .d(b in[0]), .q(b reg[0]));
26
         dff dff_b1 (.clk(clk), .rst(rst), .d(b_in[1]), .q(b_reg[1]));
27
         dff dff_b2 (.clk(clk), .rst(rst), .d(b_in[2]), .q(b_reg[2]));
28
         dff dff_b3 (.clk(clk), .rst(rst), .d(b_in[3]), .q(b_reg[3]));
29
30
         dff dff_cin (.clk(clk), .rst(rst), .d(cin_in), .q(cin_reg));
31
31
         // Adder core
32
33
         wire [3:0] sum_wire;
         wire cout wire;
35
36
         kogge_stone_4bit adder_core (
             .a(a_reg),
38
             .b(b_reg),
39
             .cin(cin_reg),
             .sum(sum wire),
41
             .cout(cout wire)
42
         );
         // Output D Flip-Flops
         dff dff_sum0 (.clk(clk), .rst(rst), .d(sum_wire[0]), .q(sum_out[0]));
         dff dff sum1 (.clk(clk), .rst(rst), .d(sum wire[1]), .q(sum out[1]));
         dff dff sum2 (.clk(clk), .rst(rst), .d(sum wire[2]), .q(sum out[2]));
48
         dff dff_sum3 (.clk(clk), .rst(rst), .d(sum_wire[3]), .q(sum_out[3]));
49
         dff dff_cout (.clk(clk), .rst(rst), .d(cout_wire), .q(cout_out));
51
52 🖨 endmodule
```

# 4-bit D FlipFlop

```
1 timescale 1ns / 1ps
3 module kogge_stone_pipelined_4bit (
       input clk,
       input [3:0] A, B,
 6 ¦
      input cin,
       output reg [3:0] sum,
 8 ;
        output reg cout
9 | );
10
11 | reg [3:0] G, P;
12 | reg [3:0] C;
13
14 | always @(posedge clk) begin
15 G <= A & B;
16 P <= A ^ B;
17 |
18 | C[0] <= cin;
19 C[1] <= G[0] | (P[0] & C[0]);
20
     C[2] \leftarrow G[1] \mid (P[1] \& G[0]) \mid (P[1] \& P[0] \& C[0]);
21
        \texttt{C[3]} \mathrel{<=} \texttt{G[2]} \; | \; (\texttt{P[2]} \; \& \; \texttt{G[1]}) \; | \; (\texttt{P[2]} \; \& \; \texttt{P[1]} \; \& \; \texttt{G[0]}) \; | \; (\texttt{P[2]} \; \& \; \texttt{P[1]} \; \& \; \texttt{P[0]} \; \& \; \texttt{C[0]});
22
23
24
         cout <= G[3] | (P[3] & G[2]) | (P[3] & P[2] & G[1]) | (P[3] & P[2] & P[1] & G[0]) | (P[3] & P[2] & P[1] & P[0] & C[0]);
25 end
26
27 | endmodule
```

## **Reports**



